• DocumentCode
    972357
  • Title

    Low-resistance self-aligned Ti-silicide technology for sub-quarter micron CMOS devices

  • Author

    Mogami, Tohru ; Wakabayashi, Hitoshi ; Saito, Yukishige ; Tatsumi, Toru ; Matsuki, Takeo ; Kunio, Takemitsu

  • Author_Institution
    Microelectron. Res. Labs., NEC Corp., Kanagawa, Japan
  • Volume
    43
  • Issue
    6
  • fYear
    1996
  • fDate
    6/1/1996 12:00:00 AM
  • Firstpage
    932
  • Lastpage
    939
  • Abstract
    A low-resistance self-aligned Ti-silicide process featuring selective silicon deposition and subsequent pre-amorphization (SEDAM) is proposed and characterized for sub-quarter micron CMOS devices. 0.15-μm CMOS devices with low-resistance and uniform TiSi2 on gate and source/drain regions were fabricated using the SEDAM process. Non-doped silicon films were selectively deposited on gate and source/drain regions to reduce suppression of silicidation due to heavily-doped As in the silicon. Silicidation was also enhanced by pre-amorphization, using ion-implantation, on the narrow gate and source/drain regions. Low-resistance and uniform TiSi2 films were achieved on all narrow, long n+ and p+ poly-Si and diffusion layers of 0.15-μm CMOS devices. TiSi2 films with a sheet resistance of 5 to 7 Ω/sq were stably and uniformly formed on 0.15-μm-wide n+ and p+ poly-Si. No degradation in leakage characteristics was observed in pn-junctions with TiSi2 films. It was confirmed that, using SEDAM, excellent device characteristics were achieved for 0.15-μm NMOSFET´s and PMOSFET´s with self-aligned TiSi2 films
  • Keywords
    CMOS integrated circuits; MOSFET; amorphisation; integrated circuit interconnections; integrated circuit metallisation; ion implantation; titanium compounds; 0.15 mum; NMOSFET; PMOSFET; SEDAM process; Si; TiSi2; diffusion layers; ion-implantation; leakage characteristics; low-resistance; n+ poly-Si; p+ poly-Si; pn-junctions; pre-amorphization; selective Si deposition; self-aligned Ti-silicide technology; sheet resistance; silicidation; source/drain regions; sub-quarter micron CMOS devices; uniform TiSi2 films; CMOS process; CMOS technology; Conductivity; Degradation; Electrodes; MOSFET circuits; Semiconductor films; Silicidation; Silicides; Silicon;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.502126
  • Filename
    502126