Title :
A Proposal on an Optimized Device Structure With Experimental Studies on Recent Devices for the DRAM Cell Transistor
Author :
Lee, Myoung Jin ; Jin, Seonghoon ; Baek, Chang-Ki ; Hong, Sung-Min ; Park, Soo-Young ; Park, Hong-Hyun ; Lee, Sang-Don ; Chung, Sung-Woong ; Jeong, Jae-Goan ; Hong, Sung-Joo ; Park, Sung-Wook ; Chung, In-Young ; Park, Young June ; Min, Hong Shick
Author_Institution :
Hynix Semicond. Inc., Ichon
Abstract :
We have experimentally analyzed the leakage mechanism and device degradations caused by the Fowler-Nordheim (F-N) and hot carrier stresses for the recently developed dynamic random-access memory cell transistors with deeply recessed channels. We have identified the important differences in the leakage mechanism between saddle fin (S-Fin) and recess channel array transistor (RCAT). These devices have their own respective structural benefits with regard to leakage current. Therefore, we suggest guidelines with respect to the optimal device structures such that they have the advantages of both S-Fin and RCAT structures. With these guidelines, we propose a new recess-FinFET structure that can be realized by feasible manufacturing process steps. The structure has the side-gate form only in the bottom channel region. This enhances the characteristics of the threshold voltage (VTH), ON/OFF currents, and the retention time distributions compared with the S-Fin structure introduced recently.
Keywords :
DRAM chips; MOSFET; hot carriers; stress effects; DRAM cell transistor; Fowler-Nordheim stress; RCAT structures; S-Fin structures; bottom channel region; deeply recessed channels; device degradations; dynamic random-access memory cell transistors; hot carrier stresses; leakage mechanism; on-off currents; optimized device structure; recess channel array transistor; recess-FinFET structure; retention time distribution; saddle Fin; threshold voltage characteristics; Degradation; FinFETs; Guidelines; Hot carriers; Leakage current; Manufacturing processes; Proposals; Random access memory; Stress; Threshold voltage; ON/OFF current; Asymmetric channel doping; FinFET; dynamic random-access memory (DRAM); recess channel array transistor (RCAT); retention time distribution; saddle fin (S-Fin); short-channel effect (SCE); subthreshold slope (SS); threshold voltage $(V_{rm TH})$ ;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2007.908882