DocumentCode :
974504
Title :
A Self-Consistent Substrate Thermal Profile Estimation Technique for Nanoscale ICs—Part I: Electrothermal Couplings and Full-Chip Package Thermal Model
Author :
Lin, Sheng-Chih ; Chrysler, Greg ; Mahajan, Ravi ; De, Vivek K. ; Banerjee, Kaustav
Author_Institution :
Univ. of California, Santa Barbara
Volume :
54
Issue :
12
fYear :
2007
Firstpage :
3342
Lastpage :
3350
Abstract :
As CMOS technology scales to nanometer regime, power dissipation issues and associated thermal problems have emerged as critical design concerns in most high-performance integrated circuits (ICs) including microprocessors. In this scenario, accurate estimation of the silicon junction (substrate or die) temperature is crucial for various performance analyses and chip-level thermal management. This paper introduces the notion of self-consistency in the junction temperature estimation by taking into account various electrothermal couplings between chip power, average junction temperature, operating frequency, and supply voltage. The self-consistent solutions of the average junction temperature are shown to have significant implications for various chip-level power, performance, reliability, and cooling cost tradeoffs. Moreover, a realistic package thermal model is introduced that comprehends different packaging layers and noncubic structure of the package, which are not accounted for in traditional analyses. The model is subsequently incorporated in the self-consistent substrate thermal profile estimation, which is discussed in Part II with implications for power estimation and thermal management in nanometer-scale CMOS technologies.
Keywords :
CMOS integrated circuits; chip scale packaging; integrated circuit modelling; nanoelectronics; thermal management (packaging); CMOS technology; average junction temperature; chip power; chip-level thermal management; electrothermal couplings; full-chip package thermal model; high-performance integrated circuits; junction temperature estimation; microprocessors; nanoscale IC; power dissipation; realistic package thermal model; self-consistent substrate thermal profile estimation; CMOS technology; Coupling circuits; Electrothermal effects; Frequency estimation; Integrated circuit packaging; Integrated circuit technology; Power dissipation; Semiconductor device modeling; Temperature; Thermal management; Electrothermal couplings; integrated circuits (ICs); leakage; package; performance; power; thermal management;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.909039
Filename :
4383041
Link To Document :
بازگشت