DocumentCode :
975843
Title :
Hybridization of CMOS With CNT-Based Nano-Electromechanical Switch for Low Leakage and Robust Circuit Design
Author :
Chakraborty, Rajat Subhra ; Narasimhan, Seetharam ; Bhunia, Swarup
Author_Institution :
Case Western Reserve Univ., Cleveland
Volume :
54
Issue :
11
fYear :
2007
Firstpage :
2480
Lastpage :
2488
Abstract :
Exponential increase in leakage power has emerged as a major barrier to technology scaling. Existing circuit techniques for leakage reduction either suffer from reduced effectiveness at nanometer technologies or affect performance and gate-oxide reliability. In this paper, we propose application of a specific carbon nanotube (CNT)-based nano-electromechanical switch as a leakage-control structure in logic and memory circuits. In case of memory circuits, we demonstrate that the proposed hybridization can be employed to reduce both cell leakage and bitline leakage, thereby improving the read noise margin as well. Due to the unique electromechanical properties of CNTs, these switches have high current-carrying capacity, extremely low leakage current, and low operating voltages. Moreover, they can act as nonvolatile memory elements, which can be exploited for data retention of important registers and latches during power down. Simulation results for a set of benchmark circuits show that we can obtain several orders of magnitude improvement in leakage saving in logic circuits at iso-performance compared to existing multi-threshold CMOS technique. In memory circuits, simulations show reduction in standby leakage and reduction in bitline leakage compared with the best existing techniques.
Keywords :
CMOS logic circuits; CMOS memory circuits; carbon nanotubes; microswitches; nanoelectronics; CMOS; benchmark circuits; carbon nanotube; circuit design; gate-oxide reliability; leakage reduction; logic circuits; memory circuits; nano-electromechanical switch; technology scaling; CMOS technology; Carbon nanotubes; Circuit noise; Circuit simulation; Circuit synthesis; Logic circuits; Noise reduction; Robustness; Switches; Switching circuits; Bitline leakage; CMOS logic circuits; CMOS memory circuits; leakage reduction; nano-electromechanical switch (NEMS);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2007.907828
Filename :
4383234
Link To Document :
بازگشت