DocumentCode :
977420
Title :
Fault analysis and automatic test pattern generation for break faults in programmable logic arrays
Author :
Hwang, G.-H. ; Shen, W.-Z.
Author_Institution :
Telecommun. Lab., Minist. of Transp. Commun., Taoyuan, Taiwan
Volume :
143
Issue :
3
fYear :
1996
fDate :
6/1/1996 12:00:00 AM
Firstpage :
157
Lastpage :
166
Abstract :
The conventional fault models of PLAs are crosspoint, stuck-at and bridging fault models. Many techniques for PLA testing based on these fault models have been proposed in the past. However, these techniques cannot be applied to the break fault model due to the memory behaviour. Unfortunately, it has been shown that break faults occur frequently. Thus, considering a break fault model is important to enhance the quality of PLA testing. The behaviour of break faults in PLAs is analysed in detail and a complete PLA break fault ATPG system, PLABEK, is proposed. PLABEK contains four main parts: break fault collapsing: pruning algorithm based test pair generation; serial-fault-injection parallel-bit-operation event-driven break fault simulation; and testability-measure-based fault ordering. Experimental results show that PLABEK can generate very compact complete test sequences for break faults of PLAs very fast
Keywords :
automatic test software; fault diagnosis; integrated circuit testing; logic testing; programmable logic arrays; ATPG system; PLA testing; PLABEK; PLAs; automatic test pattern generation; break fault collapsing; break faults; event-driven break fault simulation; fault analysis; fault models; memory behaviour; parallel-bit-operation; programmable logic arrays; pruning algorithm; serial-fault-injection; test pair generation; testability-measure-based fault ordering;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19960267
Filename :
502963
Link To Document :
بازگشت