Title :
An 8-bit 20-MS/s CMOS A/D converter with 50-mW power consumption
Author :
Hosotani, Shiro ; Miki, Takahiro ; Maeda, Atsushi ; Yazawa, Nobuharu
Author_Institution :
Mitsubishi Electr. Corp., Hyogo, Japan
fDate :
2/1/1990 12:00:00 AM
Abstract :
Low power consumption and small chip area (2.09 mm×2.15 mm) are achieved by introducing a new architecture to a subranging A/D converter. In this architecture, both coarse and fine A/D conversions can be accomplished. Consequently, a large number of comparators and processing circuits have been removed from the conventional subranging A/D converter. This architecture has been realized by the introduction of a chopper-type comparator with three input terminals which makes both coarse and fine comparisons by itself. The A/D converter has two 8-b sub/A/D converters which employ this new architecture, and they are pipelined to improve the conversion rate. Good experimental results have been obtained. Both the differential and the integral nonlinearity are less than ±0.5 LSB at a 20-megasample/s sample frequency. The effective resolution at 20-megasample/s sampling frequency is 7.4 b at a 1.97-MHz input frequency and 6.7 b at a 9.79-MHz input frequency. The A/D converter has been fabricated in a 1-μm CMOS technology
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit technology; 1 micron; 1.97 MHz; 2.09 to 2.15 mm; 20 MHz; 50 mW; 8 bit; 9.79 MHz; ADC; CMOS; chip area; chopper-type comparator; coarse A/D conversion; conversion rate; experimental results; fine A/D conversions; integral nonlinearity; pipelined; power consumption; resolution; sample frequency; subranging A/D converter; three input terminals; CMOS technology; Circuits; Energy consumption; Frequency conversion; Large scale integration; Signal generators; Signal resolution; Signal sampling; Video signal processing; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of