DocumentCode :
978284
Title :
A review of fault-tolerant techniques for the enhancement of integrated circuit yield
Author :
Moore, Will R.
Author_Institution :
Oxford University, Oxford, England
Volume :
74
Issue :
5
fYear :
1986
fDate :
5/1/1986 12:00:00 AM
Firstpage :
684
Lastpage :
698
Abstract :
This paper examines the ways in which the yield of integrated circuit production can be improved through the use of circuit design techniques. The bulk of the paper is concerned with fault-tolerant approaches but aspects of circuit layout are also considered briefly. The paper reviews the fault-tolerant techniques which are currently in use in memory chips and discusses those which have been proposed for other architectures and large-area chips up to whole wafers. It surveys the crucial topics of yield prediction and of repair technology and outlines the options available for the future.
Keywords :
Circuit faults; Circuit synthesis; Circuit testing; Fault tolerance; Integrated circuit technology; Integrated circuit yield; Manufacturing; Production; Redundancy; Silicon;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1986.13531
Filename :
1457799
Link To Document :
بازگشت