DocumentCode :
978317
Title :
Reconfigurable architectures for VLSI processing arrays
Author :
Sami, Mariagiovanna ; Stefanelli, Renato
Author_Institution :
Politecnico di Milano, Milano, Italy
Volume :
74
Issue :
5
fYear :
1986
fDate :
5/1/1986 12:00:00 AM
Firstpage :
712
Lastpage :
722
Abstract :
The paper presents the problem of fault tolerance in VLSI array structures: its aim is to discuss architectures capable of surviving a number of random faults while keeping costs (in terms of added silicon area and of increased processing time) as low as possible. Two different approaches are presented, both based upon introduction of simple patterns of faults and by global reconfiguration techniques (rather than one-to-one substitution of faulty elements by spare ones). Various solutions are compared, and relative performances are discussed in order to determine criteria for selecting the one most suitable to particular applications.
Keywords :
Arithmetic; Circuit faults; Costs; Fault diagnosis; Fault tolerance; Integrated circuit interconnections; Reconfigurable architectures; Redundancy; Silicon; Very large scale integration;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1986.13533
Filename :
1457801
Link To Document :
بازگشت