Title :
Low-probability punchthrough in Josephson junctions
Author :
Jewett, Robert E. ; Duzer, Theodore Van
Author_Institution :
University of California, Berkeley, CA
fDate :
1/1/1981 12:00:00 AM
Abstract :
Punchthrough in latching Josephson junctions is the apparently random failure to reset to the zero-voltage state when the drive current passes through zero as it changes polarity. This phenomenon has previously been analyzed for probabilities approaching unity. This paper extends the analysis and compares derived expressions with numerical simulations for probabilities as low as 10-7. A linearized analysis indicates that the presence of noise currents has only a minor effect on punchthrough. This is confirmed by simulation. Design curves are presented, relating device capacitance, resistance, critical current, and clock transition time to punchthrough probability. Preliminary results for interferometers are shown.
Keywords :
Josephson device logic circuits; Clocks; Critical current; Failure analysis; Josephson junctions; Laboratories; Logic circuits; Numerical simulation; Pulsed power supplies; Switches; Voltage;
Journal_Title :
Magnetics, IEEE Transactions on
DOI :
10.1109/TMAG.1981.1060939