DocumentCode :
978758
Title :
A unified single-phase clocking scheme for VLSI systems
Author :
Afghahi, Morteza ; Svensson, Christer
Author_Institution :
LSI Design Centre, Linkoping Univ., Sweden
Volume :
25
Issue :
1
fYear :
1990
fDate :
2/1/1990 12:00:00 AM
Firstpage :
225
Lastpage :
233
Abstract :
Two of the main consequences of advances in VLSI technologies are increased cost of design and wiring. In CMOS synchronous systems, this cost is partly due to tedious synchronization of different clock phases and routing of these clock signals. Here, a single-phase clocking scheme that makes the design very compact and simple is described. It is shown that this scheme is general, simple, and safe. It provides a structure that can contain all components of a digital VLSI system, including static, dynamic, and precharged logic as well as memories and PLAs. Clock and data signals are presented in a clean way that makes VLSI circuits and systems well suited for design compilation
Keywords :
CMOS integrated circuits; VLSI; clocks; digital integrated circuits; integrated logic circuits; synchronisation; timing circuits; CMOS synchronous systems; PLAs; digital IC; digital VLSI system; dynamic logic; memories; precharged logic; static logic; synchronization; unified single-phase clocking scheme; CMOS technology; Circuits and systems; Clocks; Costs; Programmable logic arrays; Routing; Signal design; Synchronization; Very large scale integration; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.50308
Filename :
50308
Link To Document :
بازگشت