DocumentCode :
980725
Title :
Infrastructure development and integration of electrical-based dimensional process window checking
Author :
Doong, Kelvin Yih-Yuh ; Huang, Jurcy Cho-Hsi ; Chu, Chia-Chi ; Sheng-Che Lin ; Hung, Lien-Jung ; Ho, Susan Pei-Shan ; Hsieh, Sunnys ; Wang, Robin Chien-Jung ; Lin, Philip Chia-Chi ; Kang, Roger Wen-Lung ; Young, Konrad L.
Author_Institution :
Taiwan Semicond. Manuf. Co., Hsinchu, Taiwan
Volume :
17
Issue :
2
fYear :
2004
fDate :
5/1/2004 12:00:00 AM
Firstpage :
123
Lastpage :
141
Abstract :
This study aims to provide an integrated infrastructure for electrical-based dimensional process-window checking. The proposed infrastructure is comprised of design tools, testing programs, and analytical tools, providing an automatic and hierarchical test vehicle design flow from the design of the test structure to the analysis of the electrical test data. Symbolic parameter representation is adopted to describe the relationship between design rules and test structure parameters. This integrated infrastructure also provides a specific capability for controlling local/global layout geometry and pattern density, thereby fulfilling deep sub-micron design criteria. With the aid of this design platform, discrepancies between the design rule set, test structure design, and the testing plan are minimized. Using the function-independent Test Structure Design Intellectual Property ( TSD-IP) provided by this infrastructure, the process-window is quantitatively characterized as the electrical parameters. A cross-generation test vehicle (130-nm/90-nm nodes), used for evaluating any overlay shifts and variations in critical dimensions across the intra- and interphoto fields, has been developed to demonstrate the proposed design infrastructure.
Keywords :
MOSFET; integrated circuit layout; integrated circuit testing; analytical tools; deep sub-micron design; design tools; electrical based dimensional process window checking; electrical parameters; electrical test data; global layout geometry; hierarchical test vehicle design flow; integrated infrastructure; intellectual property; interphoto fields; pattern density; symbolic parameter representation; test structure design; test structure parameters; testing plan; testing programs; Automatic control; Automatic testing; Costs; Lithography; Metrology; Scanning electron microscopy; Shape; Silicon; Transmission electron microscopy; Vehicles; Automatic test equipment; design automation; full-loop process; integrated circuit layout; short-loop process;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2004.827003
Filename :
1296716
Link To Document :
بازگشت