DocumentCode :
982869
Title :
Vertical InAs Nanowire Wrap Gate Transistors on Si Substrates
Author :
Rehnstedt, Carl ; Mårtensson, Thomas ; Thelander, Claes ; Samuelson, Lars ; Wernersson, Lars-Erik
Author_Institution :
Ericsson AB, Lund
Volume :
55
Issue :
11
fYear :
2008
Firstpage :
3037
Lastpage :
3041
Abstract :
We report on InAs enhancement-mode field-effect transistors integrated directly on Si substrates. The transistors consist of vertical InAs nanowires, grown on Si substrates without the use of metal seed particles, and they are processed with a 50-nm-long metal wrap gate and high-kappa gate dielectric. Device characteristics showing enhancement-mode operation are reported. The output characteristics are asymmetric due to the band alignment and band bending at the InAs/Si interface. The implemented transistor geometry can therefore also serve as a test structure for investigating the InAs/Si heterointerface. From temperature-dependent measurements, we deduce an activation energy of about 200 meV for the InAs/Si conduction band offset.
Keywords :
III-V semiconductors; conduction bands; field effect transistors; indium compounds; nanowires; semiconductor heterojunctions; semiconductor quantum wires; silicon; InAs-Si; activation energy; band alignment; band bending; conduction band offset; electron volt energy 200 meV; heterointerface; high-kappa gate dielectrics; integrated enhancement-mode field-effect transistors; nanowire wrap gate transistors; size 50 nm; Atom optics; Conductivity; Dielectric substrates; Epitaxial growth; FETs; Physics; Resists; Silicon; Solid state circuits; Wires; Field-effect transistor (FET); III–V on Si; InAs; nanowires (NWs); wrap gate;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2008.2005179
Filename :
4668578
Link To Document :
بازگشت