DocumentCode
983372
Title
Thermal Via Allocation for 3-D ICs Considering Temporally and Spatially Variant Thermal Power
Author
Hao Yu ; Yiyu Shi ; Lei He ; Tanay Karnik
Author_Institution
Berkeley Design Autom., Santa Clara, CA
Volume
16
Issue
12
fYear
2008
Firstpage
1609
Lastpage
1619
Abstract
The existing 3-D thermal-via allocation methods are based on the steady-state thermal analysis and may lead to excessive number of thermal vias. This paper develops an accurate and efficient thermal-via allocation considering the temporally and spatially variant thermal-power. The transient temperature is calculated by macromodel with a one-time structured and parameterized model reduction, which also generates temperature sensitivity with respect to thermal-via density. The proposed thermal-via allocation minimizes the time-integral of temperature violation, and is solved by a sequential quadratic programming algorithm with use of sensitivities from the macromodel. Compared to the existing method using the steady-state thermal analysis, our method in experiments is 126 times faster to obtain temperature, and reduces the number of thermal vias by 2.04 times under the same temperature bound.
Keywords
cooling; integrated circuit design; 3-D thermal-via allocation methods; spatially variant thermal power; steady-state thermal analysis; thermal-via density; transient temperature; Integrated circuit interconnections; Steady-state; Temperature sensors; Thermal conductivity; Thermal management; Thermal resistance; Three-dimensional integrated circuits; 3-D integrated circuit (IC) design; cooling technology; sequential programming; structured and parameterized macromodel; thermal power management;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2008.2001297
Filename
4668631
Link To Document