Title :
Suppression of Power/Ground Inductive Impedance and Simultaneous Switching Noise Using Silicon Through-Via in a 3-D Stacked Chip Package
Author :
Ryu, Chunghyun ; Park, Jiwoon ; Pak, Jun So ; Lee, Kwangyong ; Oh, Taesung ; Kim, Joungho
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Daejeon
Abstract :
We have thoroughly investigated the advantages of a silicon through-via (STV) interconnection in decreasing the inductive impedance of a power distribution network (PDN) and suppressing simultaneous switching noise (SSN) in a 3-D stacked chip package. A double-stacked chip package with STV interconnections was fabricated and measured together with a similar double-stacked chip package with conventional bonding-wire interconnections. We successfully demonstrated that significant reduction of the inductive PDN impedance, from 1.66 nH to 0.79 nH, can be achieved by replacing the conventional bonding wires in the multiple-stacked chip package by STV interconnections. Furthermore, we have shown that the STV interconnections can considerably reduce high-frequency SSN, by more than 80%, compared to the conventional bonding-wire interconnections.
Keywords :
chip scale packaging; electric impedance; inductance; integrated circuit interconnections; integrated circuit noise; 3-D stacked chip package; double-stacked chip package; ground inductive impedance suppression; silicon through-via interconnection; simultaneous IC switching noise; Bonding; Electronics packaging; Impedance; Integrated circuit interconnections; Integrated circuit packaging; Semiconductor device measurement; Semiconductor device noise; Semiconductor device packaging; Silicon; Wafer scale integration; 3-D stacked chip package; Power distribution network (PDN) impedance; silicon through-via (STV); simultaneous switching noise (SSN);
Journal_Title :
Microwave and Wireless Components Letters, IEEE
DOI :
10.1109/LMWC.2007.910485