Title :
A priori wirelength and interconnect estimation based on circuit characteristics
Author :
Balachandran, Shankar ; Bhatia, Dinesh
Author_Institution :
Electr. Eng. Dept., Univ. of Texas, Richardson, TX, USA
fDate :
7/1/2005 12:00:00 AM
Abstract :
Interconnect prediction is very important for early feasibility studies in modern design flows. Most of the current interconnect estimation techniques estimate either the average or the total wirelength and some qualitative measure of routing demand for circuits. A priori techniques estimate these parameters without actually performing circuit placement. We propose a new a priori interconnect and wirelength estimation methodology for island style field programmable gate arrays (FPGAs). For a given design, we estimate bounding box semiperimeter wirelengths of all nets for an optimized placement and the minimum number of tracks per channel required for successful routing on an FPGA device. We analyze the structural characteristics of circuits and limitations posed by the FPGA architecture to derive a consistent model for wirelength and routing demand estimation. We identify reconvergences present in a circuit as an important global circuit characteristic in wirelength prediction. Our overall results show that we have an average error of 11.6% w.r.t. semiperimeter wirelength measured from the optimized layout using VPR. Also, the number of routing tracks per channel is predicted with an average error of 13.2% of the detailed routing results from VPR.
Keywords :
circuit layout CAD; circuit optimisation; field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; FPGA architecture; a priori interconnect estimation; a priori wirelength estimation; circuit characteristics; circuit optimization; circuit placement; integrated circuit interconnection; integrated circuit layout; interconnect prediction; island style field programmable gate arrays; network routing; parameter estimation; routing demand estimation; wirelength prediction; Application specific integrated circuits; Calibration; Current measurement; Design automation; Design optimization; Field programmable gate arrays; Integrated circuit interconnections; Parameter estimation; Prediction methods; Routing; A priori estimation; interconnect estimation; placement; preplacement estimation; routing demand; wirelength;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2005.850868