Title :
Cellular logic bus arbitration
Author :
Adamides, E.D. ; Iliades, P. ; Argyrakis, I. ; Tsalides, Ph. ; Thanailakis, A.
Author_Institution :
Inst. of Autom., Swiss Federal Inst. of Technol., Lausanne, Switzerland
fDate :
11/1/1993 12:00:00 AM
Abstract :
The functional and VLSI design of a novel one-of-N bus arbitration circuit for a time-shared bus-interconnected multiprocessor system is presented. The proposed system is a multilevel, hierarchical, two-bit cellular processor structure. The arbitration protocol of rotating priority has been customised to produce a hierarchical, fairness-oriented, rotating-priority protocol that guarantees efficient and deadlock-free time sharing of the bus, with better complexity measures compared to both rotating- and unequal-priority protocols.
Keywords :
cellular arrays; computational complexity; protocols; system buses; VLSI design; arbitration protocol; cellular logic bus arbitration; complexity measures; deadlock-free time sharing; one-of-N bus arbitration circuit; time-shared bus-interconnected multiprocessor system;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E