DocumentCode :
993602
Title :
An experimental memory cell using edge-junction gates
Author :
Geppert, L.M. ; Rajeevakumar, T.V. ; Henkels, W.H. ; Deutsch, U.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, New York.
Volume :
19
Issue :
3
fYear :
1983
fDate :
5/1/1983 12:00:00 AM
Firstpage :
1266
Lastpage :
1269
Abstract :
We have fabricated and successfully operated NDRO memory cells designed with Nb edge-junction interferometers. To our knowledge this represents the first experimental circuits operated with edge-junction devices. The design was mapped from a design for lead-alloy devices. The cell occupies an area of 60μm ×60μm. In conjunction with the memory cell investigation we designed and tested several individual edge-junction gates. These included several geometries of write gates and sense gates (undamped), and several damped gates, which could be used in the peripheral circuitry of a memory. We have found close agreement between our experimental results and the theoretical models, similar to that found previously for planar-junction gates.
Keywords :
Josephson device memories; NDRO memories; Circuit testing; Clocks; Geometry; Interferometers; Josephson junctions; Niobium; Resistors; Switches;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1983.1062334
Filename :
1062334
Link To Document :
بازگشت