Title :
Computation of floating mode delay in combinational circuits: theory and algorithms
Author :
Devadas, Srinivas ; Keutzer, Kurt ; Malik, Sharad
Author_Institution :
Dept. of Electr. Eng. and Comput. Sci., MIT, Cambridge, MA, USA
fDate :
12/1/1993 12:00:00 AM
Abstract :
Addresses the problem of accurately computing the delay of a combinational logic circuit in the floating mode of operation. (In this mode the state of the circuit is considered to be unknown when a vector is applied at the inputs.) It is well known that using the length of the topologically longest path as an estimate of circuit delay may be pessimistic since this path may be false, i.e., it cannot propagate an event. Thus, the true delay corresponds to the length of the longest true path. This forces one to examine the conditions under which a path is true. The authors introduce the notion of static cosensitization of paths which leads to necessary and sufficient conditions for determining the truth or falsity of a single path, or a set of paths. The authors apply these results to develop a delay computation algorithm that has the unique feature that it is able to determine the truth or falsity of entire sets of paths simultaneously. This algorithm uses conventional stuck-at-fault testing techniques to arrive at a delay computation method that is both correct and computationally practical, even for particularly difficult circuits
Keywords :
combinatorial circuits; delays; fault location; logic testing; circuit delay; combinational circuits; delay computation algorithm; floating mode delay; static cosensitization; stuck-at-fault testing techniques; Circuit analysis computing; Circuit testing; Combinational circuits; Delay estimation; History; Logic; Propagation delay; State estimation; Sufficient conditions; Timing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on